Packet processor card from GE for high volume IP network applications

GE Intelligent Platforms has released the WANic 6354 intelligent high performance packet processor board/card designed for high volume IP network applications. This packet processor is based on the multi-core Cavium OCTEON II CN6335-AAP application accelerator processor, thus allowing high speed networks and for the inclusion of advanced security functionality in those networks.

WANic 6354 IP packet processor can be deployed in a broad range of network applications. This packet processor includes session border control, secure access, network address translation (NAT), traffic management, firewall, deep packet inspection (DPI) and lawful intercept, secure IP communications, encryption, packet filters, and network monitoring/testing.

"The rapid growth in search engines, cloud computing, Internet-based retailing, Web 2.0, mobile devices, online gaming and so on are driving network traffic at an unprecedented rate," said Rubin Dhillon, Global Director of Communications Product Management at GE Intelligent Platforms. "Huge server farms are becoming the norm. At the same time, concerns about the security and integrity of online communication are uppermost in many customers' minds, as is the need to manage available bandwidth to deliver optimum customer service. The WANic 6354 packet processor is designed to play a central role in these networks, providing a highly cost-effective solution that offloads network processing and enables maximum network throughput."

"Beyond this," continued Dhillon, "the new generation of OCTEON processors deliver a high level of power efficiency with new technology, so that products like the WANic 6354 can make an important contribution to energy savings through lower power consumption."

According to GE the OCTEON II processor used in the device delivers up to four times the performance of its predecessor, and is designed to offer more functionality, faster speeds and handle higher traffic flows using the same or less power than its predecessors. It allows applications to efficiently support high network traffic by offloading traffic processing, and enables customers to enhance their products with network security, encryption and compression support. The OCTEON II processor has 2 MBytes of shared L2 cache memory and up to 4 GBytes of high-speed DDR3 packet memory, implemented using dual VLP Mini-RDIMM modules

The WANic 6354 provides support for IEEE 1588 and hardware timestamping for Ethernet synchronization and packet ordering. This is useful for networks in which voice and video are being transported, and to customers involved in monitoring and evaluating Ethernet traffic as it facilitates reporting flow/timing details for the network being monitored.

The WANic 6354 supports high-speed communications via a 4-lane PCI Express Generation 2 bus interface to the host. Four front panel line interface ports with SFP connectors support IEEE 10/100/1000BaseT Gigabit Ethernet as well as short- and long-reach optical connectivity. This packet processor allows 4 Gbits/second line-speed packet processing performance for Layers 2-7 of the WANic 6354. This system employs MIPS64 Gen 2 processing cores thus enabling high performance I/O bridging and queuing. This processor also includes 512 MBytes of DDR3 SDRAM that is implemented for regular expression pattern matching engine memory (HFA/DFA). 32 MBytes of SDRAM is available for use as Persistent Memory in storing processor state information, and up to 16 GBytes of eUSB Flash Disk for bulk memory storage is optionally available.